Skip to the main content

Original scientific paper

https://doi.org/10.17559/TV-20230404000502

Internet of Things Based Reconfigurable SIMD Processor for High-Speed End Devices in FPGA

Subathradevi Saminathan ; Department of Electronics and Communication Engineering, BIT Campus, Anna University, Tiruchirappalli
Ramadevi Ponniah ; Department of Electronics and Communication Engineering, BIT Campus, Anna University, Tiruchirappalli
Kavitha Muthurathinam ; Department of Computer Science and Engineering, K. Ramakrishnan College of Engineering, Tiruchirappalli
Karthikeyan Somasundaram ; Department of Electronics and Communication Engineering, SSM Institute of Engineering and Technology, Dindigul, Tamil Nadu, India-624002 *

* Corresponding author.


Full text: english pdf 7.933 Kb

page 1975-1981

downloads: 239

cite


Abstract

This research article proposed the reconfigurable Single Instruction Multi Data (SIMD) processor design to speed up the accelerated computing task in IoT operations. Single Instruction Multi Data models leverage the parallel real source to speed up computing accelerated tasks. It proposes the utilization of reconfigurable Kogge Stone-dependent hybrid adder structures, now referred to as KS-CPA, in which reconfiguration occurs during the addition operation. The Least Significant Bits (LSB) are processed using a carry propagate adder, while the Most Significant Bits (MSB) are computed using the Kogge Stone adder. Depending on the data width and device-accessible energy resources, the hybrid configuration of the adder offers the 4-bit, 8-bit, and 16-bit addition. The adder form is identified by a shift in the configuration of its Carry Look-ahead and then by a Kogge Stone Adder (KSA). Throughout the activity, the KS-CLA crossbreed configuration is used to attain the fastest speed and low energy usage. The effectiveness, including its proposed hybrid adder, is evaluated by looking at the speed, energy, and area parameters, including a suitable area use during rapid applications in which both less delay and low power adders are required. Considering these, we are structuring an IoT processor that can be reconfigured to gain from SIMD. We have demonstrated that our hybrid adder-enhanced processor saves energy up to 13% and reduces 27% latency. The proposed 16 and 32-bit adders will boost time, power, and Area Delay Product (ADP) by almost 18-24% and 13-19% respectively.

Keywords

computational capabilities; hybrid adder; IoT; low power; reconfigurable; SIMD

Hrčak ID:

309248

URI

https://hrcak.srce.hr/309248

Publication date:

25.10.2023.

Visits: 658 *