Skoči na glavni sadržaj

Izvorni znanstveni članak

https://doi.org/10.7305/automatika.2017.02.1252

Conventional and sub-threshold operation regimes of CMOS digital circuits

Branko Dokic ; Faculty of Electrical Engineering University of Banja Luka Patre 5, 78000 Banja Luka Republic of Bosnia and Herzegovina
Aleksandar Pajkanovic orcid id orcid.org/0000-0001-5856-1351 ; Faculty of Electrical Engineering University of Banja Luka Patre 5, 78000 Banja Luka Republic of Bosnia and Herzegovina


Puni tekst: engleski pdf 2.779 Kb

str. 782-792

preuzimanja: 1.428

citiraj


Sažetak

In this paper a comparison of static and dynamic parameters of CMOS logic circuits operated in standard and sub-threshold regimes is presented. Analytic models of logic threshold voltage, logic delay and power consumption are derived for the sub-threshold operation regime. Certain analytic models analogies between these two regimes are shown. Threshold voltages of inverter, NAND and NOR logic circuits depend on the same parameters in both regimes. These circuits functional differences appear as a consequence of the drain current analytic model differences in the strong and weak inversion regimes. In both of these regimes, the inverter and transmission gate temperature characteristics are analyzed. Analytic models are verified by PSPICE simulation using the BSIM3 transistor models of the 0.18 mu CMOS technology process.

Ključne riječi

CMOS design methodology; sub-threshold; low-power; energy efficiency

Hrčak ID:

180717

URI

https://hrcak.srce.hr/180717

Datum izdavanja:

23.3.2017.

Podaci na drugim jezicima: hrvatski

Posjeta: 2.065 *